ysyx-workbench/npc/csrc_nvboard/main.cpp
tracer-ysyx df20ddd658
> build_npc_VSegHandler_nvboard
ysyx_22040000 李心杨
 Linux calcite 6.1.69 #1-NixOS SMP PREEMPT_DYNAMIC Wed Dec 20 16:00:29 UTC 2023 x86_64 GNU/Linux
  15:07:02  up 2 days 14:07,  2 users,  load average: 1.00, 1.26, 1.42
2024-01-10 15:07:02 +08:00

40 lines
No EOL
855 B
C++

#include <cstdlib>
#include <cassert>
#include <cstdlib>
#include <verilated.h>
#include <verilated_vcd_c.h>
#include <nvboard.h>
#include <VSegHandler.h>
#ifndef VERILATOR_TOPMODULE
#define VERILATOR_TOPMODULE VSegHandler
#endif
const int MAX_SIM_TIME=100;
void nvboard_bind_all_pins(VERILATOR_TOPMODULE* top);
static void single_cycle(VERILATOR_TOPMODULE* top) {
top->clock = 0; top->eval();
top->clock = 1; top->eval();
}
static void reset(VERILATOR_TOPMODULE* top, int n) {
top->reset = 1;
while (n -- > 0) single_cycle(top);
top->reset = 0;
}
int main(int argc, char **argv, char **env) {
VERILATOR_TOPMODULE *top = new VERILATOR_TOPMODULE;
nvboard_bind_all_pins(top);
nvboard_init();
reset(top, 10);
while (true) {
nvboard_update();
top->eval();
single_cycle(top);
}
delete top;
}