ysyx-workbench/npc/obj_dir/Vexample___024root__Slow.cpp
tracer-ysyx 355bd72c8d > sim RTL
ysyx_22040000 李心杨
Linux calcite 6.1.65 #1-NixOS SMP PREEMPT_DYNAMIC Sun Dec  3 06:32:13 UTC 2023 x86_64 GNU/Linux
 17:27:29  up  20:25,  2 users,  load average: 0.48, 0.77, 0.76
2023-12-23 17:27:29 +08:00

24 lines
665 B
C++

// Verilated -*- C++ -*-
// DESCRIPTION: Verilator output: Design implementation internals
// See Vexample.h for the primary calling header
#include "Vexample__pch.h"
#include "Vexample__Syms.h"
#include "Vexample___024root.h"
void Vexample___024root___ctor_var_reset(Vexample___024root* vlSelf);
Vexample___024root::Vexample___024root(Vexample__Syms* symsp, const char* v__name)
: VerilatedModule{v__name}
, vlSymsp{symsp}
{
// Reset structure values
Vexample___024root___ctor_var_reset(this);
}
void Vexample___024root::__Vconfigure(bool first) {
if (false && first) {} // Prevent unused
}
Vexample___024root::~Vexample___024root() {
}