ysyx-workbench/npc/csrc/Flow/main.cpp

131 lines
3 KiB
C++
Raw Normal View History

2024-04-02 05:35:29 +00:00
#include "VFlow___024root.h"
#include "tracer.h"
#include <array>
#include <cstddef>
#include <filesystem>
2024-03-29 02:35:49 +00:00
#include <vpi_user.h>
#include <VFlow.h>
2024-03-13 06:53:31 +00:00
#include <cstdlib>
2024-03-29 02:35:49 +00:00
#include <vector>
#include <memory>
2024-03-13 06:53:31 +00:00
#include <verilated.h>
#include <verilated_vcd_c.h>
2024-03-29 02:35:49 +00:00
#include <verilated_vpi.h>
#include <string>
2024-03-13 06:53:31 +00:00
#define MAX_SIM_TIME 100
#define VERILATOR_TRACE
2024-03-29 02:35:49 +00:00
std::vector<vpiHandle> regsHandle;
int regs[32];
2024-03-13 06:53:31 +00:00
2024-04-02 05:35:29 +00:00
template <class T>
class Tracer {
#ifdef VERILATOR_TRACE
std::shared_ptr<T> top;
std::unique_ptr<VerilatedVcdC> m_trace;
uint64_t time = 0;
#endif
public:
Tracer(std::shared_ptr<T> top, std::filesystem::path wavefile) {
#ifdef VERILATOR_TRACE
top = top;
Verilated::traceEverOn(true);
m_trace = std::make_unique<VerilatedVcdC>();
top->trace(m_trace.get(), 5);
m_trace->open(wavefile.c_str());
#endif
}
~Tracer() {
#ifdef VERILATOR_TRACE
m_trace->close();
#endif
}
/**
* Dump signals to waveform file. Must be called once after every top->eval() call.
*/
void update() {
#ifdef VERILATOR_TRACE
m_trace->dump(time++);
#endif
}
};
template <typename T, std::size_t nr>
class _RegistersBase {
std::array<T, nr> regs;
virtual T fetch_reg(size_t id);
public:
void update() {
for(int i = 0; i < regs.size(); i++) {
regs[i] = fetch_reg(i);
}
}
void print_regs() {
for(int i = 0; i < regs.size(); i++) {
printf("%d: %d\t", i, regs[i]);
if(i % 8 == 7) putchar('\n');
}
putchar('\n');
}
};
2024-03-29 02:35:49 +00:00
2024-04-02 05:35:29 +00:00
template <typename T, std::size_t nr>
class _RegistersVPI : public _RegistersBase<T, nr> {
std::array<vpiHandle, nr> reg_handles;
T fetch_reg(size_t id) {
s_vpi_value v;
v.format = vpiIntVal;
vpi_get_value(reg_handles[id], &v);
return v.value.integer;
2024-03-29 02:35:49 +00:00
}
2024-04-02 05:35:29 +00:00
public:
_RegistersVPI<T, nr>(const std::string regs_prefix) {
for(int i = 0; i < nr; i++) {
std::string regname = regs_prefix + std::to_string(i);
vpiHandle vh = vpi_handle_by_name((PLI_BYTE8 *)regname.c_str(), NULL);
reg_handles[i] = vh;
}
}
};
2024-03-29 02:35:49 +00:00
2024-04-02 05:35:29 +00:00
template <typename T, std::size_t n>
class Memory {
std::array<T, n> mem;
size_t addr_to_index(size_t addr) {
// Linear mapping
return addr - 0x80000000;
2024-03-29 02:35:49 +00:00
}
2024-04-02 05:35:29 +00:00
public:
const T& operator[](size_t addr) {
return mem[addr_to_index(index)];
}
};
2024-03-29 02:35:49 +00:00
2024-04-02 05:35:29 +00:00
typedef _RegistersVPI<uint32_t, 32> Registers;
2024-03-29 02:35:49 +00:00
static int sim_time = 0;
int main(int argc, char **argv, char **env) {
int sim_time = 0;
int posedge_cnt = 0;
Verilated::commandArgs(argc, argv);
2024-04-02 05:35:29 +00:00
auto top = std::make_shared<VFlow>();
auto top_tracer = std::make_unique<Tracer<VFlow>>(top, "waveform.vcd");
2024-03-29 02:35:49 +00:00
2024-04-02 05:35:29 +00:00
Registers regs("TOP.Flow.reg_0.regFile_");
2024-03-29 02:35:49 +00:00
top->reset = 0;
2024-04-02 05:35:29 +00:00
top->eval();
2024-03-29 02:35:49 +00:00
for (sim_time = 10; sim_time < MAX_SIM_TIME; sim_time++) {
top->clock = !top->clock;
if(top->clock == 1) {
// Posedge
++posedge_cnt;
2024-04-02 05:35:29 +00:00
regs.update();
regs.print_regs();
2024-03-13 06:53:31 +00:00
}
2024-04-02 05:35:29 +00:00
top->eval();
2024-03-29 02:35:49 +00:00
}
exit(EXIT_SUCCESS);
2024-03-13 06:53:31 +00:00
}